Skip to Main content Skip to Navigation

Analyse et amélioration de la robustesse des circuits asynchrones QDI

Abstract : The design of self-timed integrated circuits, including QDI (Quasi-Delay Insensitive) circuits, lead to robust circuits against variabilities in manufacturing processes and in running conditions (voltage, temperature). These qualities are consequences of the synthesys flow that does not create timing assumptions excepted a weak one related to isochronic forks. In self-timed circuits, the running speed automatically adjusts to the available supply voltage with no behavioral changes. This work focuses on the self-timed circuit robustness in the context of environments where running conditions can make QDI self-timed circuits failing. For instance, this happens when transition speeds at gate entrances become very slow. This uncommonly encountered situation can be triggered in harsh environments (with electromagnetic disturbences, high-energy particulesdots) or because of age effects on manufactured chips. If the integrated circuit is designed for critical operations such as in aeronautical, spatial or medical applications, the self-timed circuit limits have to be carrefully evaluated and eventually shifted in order to improve the circuit robustness. This publication includes a complete study of the self-timed circuit behaviors and some design proposals in order to enhance the circuit robustness. Experimental results were obtained firstly, during analog simulations targetting advanced CMOS technologies from STMicroelectronics and secondly, using formal methods implemented in a tool from the University of British Columbia.
Document type :
Complete list of metadata

Cited literature [55 references]  Display  Hide  Download
Contributor : ABES STAR :  Contact
Submitted on : Monday, March 19, 2012 - 4:29:15 PM
Last modification on : Friday, March 25, 2022 - 9:41:44 AM
Long-term archiving on: : Wednesday, June 20, 2012 - 2:31:19 AM


Version validated by the jury (STAR)


  • HAL Id : tel-00680544, version 1




Florent Ouchet. Analyse et amélioration de la robustesse des circuits asynchrones QDI. Autre. Université de Grenoble, 2011. Français. ⟨NNT : 2011GRENT062⟩. ⟨tel-00680544⟩



Record views


Files downloads